Part Number Hot Search : 
M66011FP C2600 DGG4015 2SC5371 P80C32SF PS25202 74HC68 C2600
Product Description
Full Text Search
 

To Download MAX1217 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 19-3761; Rev 0; 8/05
KIT ATION EVALU ILABLE AVA
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
General Description
The MAX1219 dual, monolithic, 12-bit, 210Msps analogto-digital converter (ADC) provides outstanding dynamic performance up to a 250MHz input frequency. The device operates with conversion rates up to 210Msps while consuming only 800mW per channel. At 210Msps and an input frequency of 200MHz, the MAX1219 achieves a 79dBc spurious-free dynamic range (SFDR) with excellent 65.5dB signal-to-noise ratio (SNR) at 200MHz. The SNR remains flat (within 3dB) for input tones up to 250MHz. This makes the MAX1219 ideal for wideband applications such as communications receivers, cable head-end receivers, and power-amplifier predistortion in cellular base-station transceivers. The MAX1219 operates from a single 1.8V power supply. The analog inputs of each channel are designed for AC-coupled, differential or single-ended operation. The ADC also features a selectable on-chip divide-by-2 clock circuit that accepts clock frequencies as high as 420MHz and reduces the phase noise of the input clock source. A low-voltage differential signal (LVDS) sampling clock is recommended for best performance. The converter's digital outputs are LVDS compatible and the data format can be selected to be either two's complement or offset binary. The MAX1219 is available in a 100-pin TQFP package with exposed paddle and is specified over the extended (-40C to +85C) temperature range. Refer to the MAX1218 (170Msps) and the MAX1217 (125Msps) data sheets for lower speed, pin-compatible devices. o 210Msps Conversion Rate o Excellent Low-Noise Characteristics SNR = 66.6dB at fIN = 100MHz SNR = 65.5dB at fIN = 200MHz o Excellent Dynamic Range SFDR = 81dBc at fIN = 100MHz SFDR = 79dBc at fIN = 200MHz o Single 1.8V Supply o 1.6W Power Dissipation at fSAMPLE = 210Msps and fIN = 10MHz o On-Chip Track-and-Hold Amplifier o Internal 1.24V Bandgap Reference o On-Chip Selectable Divide-by-2 Clock Input o LVDS Digital Outputs with Data Clock Output o EV Kit Available (Order MAX1219EVKIT)
Features
Ordering Information
PART TEMP RANGE PIN-PACKAGE PKG CODE C100E-6
MAX1219ECQ -40C to +85C 100 TQFP-EP*
*EP = Exposed paddle.
Applications
Cable Modem Termination Systems (CMTS) Cable Digital Return Path Transmitters Cellular Base-Station Power-Amplifier Linearization IF and Baseband Digitization ATE and Instrumentation Radar Systems
MAX1219 MAX1218 MAX1217 PART
Pin-Compatible Versions
RESOLUTION (BITS) 12 12 12 SPEED GRADE (Msps) 210 170 125
Pin Configuration appears at end of data sheet.
________________________________________________________________ Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
ABSOLUTE MAXIMUM RATINGS
AVCC to AGND ......................................................-0.3V to +2.1V OVCC to OGND .....................................................-0.3V to +2.1V OVCC to AVCC .......................................................-0.3V to +0.3V OGND to AGND ....................................................-0.3V to +0.3V CLKP, CLKN, INAP, INAN, INBP, INBN to AGND .....................................-0.3V to (AVCC + 0.3V) CLKDIV, T/BA, T/BB to AGND .................-0.3V to (AVCC + 0.3V) REFA, REFADJA, REFB, REFADJB to AGND...............................................-0.3V to (AVCC + 0.3V) DCOP, DCON, DA0P-DA11P, DA0N-DA11N, DB0P-DB11P, DB0N-DB11N, ORAP, ORAN, ORBP, ORBN to OGND .......................-0.3V to (OVCC + 0.3V) Current into any Pin.............................................................50mA ESD Voltage on INAP, INAN, INBP, INBN (Human Body Model).....................................................750V ESD Voltage on All Other Pins (Human Body Model)......2000V Continuous Power Dissipation (TA = +70C) 100-Pin TQFP (derate 37mW/C above +70C).........2963mW Operating Temperature Range ...........................-40C to +85C Storage Temperature Range .............................-65C to +150C Junction Temperature ......................................................+150C Lead Temperature (soldering, 10s) .................................+300C
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
DC ELECTRICAL CHARACTERISTICS
(AVCC = OVCC = +1.8V, AGND = OGND = 0, fSAMPLE = 210MHz, differential input and differential sine-wave clock signal, 0.1F capacitors on REFA and REFB, internal reference, digital output differential RL = 100, TA = -40C to +85C, unless otherwise noted. Typical values are at TA = +25C.) (Note 1)
PARAMETER DC ACCURACY Resolution Integral Nonlinearity (Note 2) Differential Nonlinearity (Note 2) Transfer Curve Offset Offset Temperature Drift ANALOG INPUTS (INAP, INAN, INBP, INBN) Full-Scale Input Voltage Range Full-Scale Range Temperature Drift Common-Mode Input Range Differential Input Capacitance Differential Input Resistance Full-Power Analog Bandwidth Reference Output Voltage Reference Temperature Drift REFADJ_ Input High Voltage SAMPLING CHARACTERISTICS Maximum Sampling Rate Minimum Sampling Rate fSAMPLE fSAMPLE 210 40 MHz MHz VREFADJ_ Used to disable the internal reference AVCC 0.1 VCM CIN RIN FPBW VREF_ TA = +25C, REFADJ_ = AGND 1.18 VFSR TA = +25C (Note 2) 1375 1475 150 0.8 3 1.8 800 1.24 65 1.30 1625 mVP-P ppm/C V pF k MHz V ppm/C V N INL DNL VOS fIN = 10MHz TA = +25C, no missing codes TA = +25C (Note 2) 12 -2.5 -1 -3 10 1 0.3 +2.5 +1 +3 Bits LSB LSB mV V/C SYMBOL CONDITIONS MIN TYP MAX UNITS
REFERENCE (REFA, REFB, REFADJA, REFADJB)
2
_______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications
DC ELECTRICAL CHARACTERISTICS (continued)
(AVCC = OVCC = +1.8V, AGND = OGND = 0, fSAMPLE = 210MHz, differential input and differential sine-wave clock signal, 0.1F capacitors on REFA and REFB, internal reference, digital output differential RL = 100, TA = -40C to +85C, unless otherwise noted. Typical values are at TA = +25C.) (Note 1)
PARAMETER Clock Pulse-Width Low Clock Pulse-Width High Clock Duty Cycle Aperture Delay Aperture Jitter CLOCK INPUTS (CLKP, CLKN) Differential Clock Input Amplitude Clock Input Common-Mode Voltage Clock Differential Input Resistance Clock Differential Input Capacitance VCLKCM RCLK CCLK TA = +25C (Note 3) (Note 3) 200 500 1.15 0.25 10 25% 3 mVP-P V k pF tAD tAJ SYMBOL tCL tCH CONDITIONS Figure 5 (Note 3) Figure 5 (Note 3) Set by clock-management circuit Figures 5, 11 Figure 11 MIN 1.2 1.2 25 to 75 310 0.15 TYP MAX 20.0 20.0 UNITS ns ns % ps psRMS
MAX1219
DYNAMIC CHARACTERISTICS (at -1dBFS) (Note 4) fIN = 10MHz Signal-to-Noise Ratio SNR fIN = 65MHz fIN = 100MHz fIN = 200MHz fIN = 10MHz Effective Number of Bits ENOB fIN = 65MHz fIN = 100MHz fIN = 200MHz fIN = 10MHz Signal-to-Noise Plus Distortion SINAD fIN = 65MHz fIN = 100MHz fIN = 200MHz fIN = 10MHz Spurious-Free Dynamic Range SFDR fIN = 65MHz fIN = 100MHz fIN = 200MHz fIN = 10MHz Worst Harmonic (HD2 or HD3) fIN = 65MHz fIN = 100MHz fIN = 200MHz Two-Tone Intermodulation Distortion fIN1 = 29MHz at -7dBFS fIN2 = 31MHz at -7dBFS fIN1 = 97MHz at -7dBFS fIN2 = 100MHz at -7dBFS 72 72 64.8 64.8 10.5 10.5 65 65 67.1 66.7 66.6 65.5 10.9 10.8 10.8 10.5 67 66.6 66.3 65.2 88 83.5 81 79 -88 -84 -81 -79 87 dBc 83 -72 -72 dBc dBc dB Bits dB
TTIMD
_______________________________________________________________________________________
3
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
DC ELECTRICAL CHARACTERISTICS (continued)
(AVCC = OVCC = +1.8V, AGND = OGND = 0, fSAMPLE = 210MHz, differential input and differential sine-wave clock signal, 0.1F capacitors on REFA and REFB, internal reference, digital output differential RL = 100, TA = -40C to +85C, unless otherwise noted. Typical values are at TA = +25C.) (Note 1)
PARAMETER Channel Isolation LVCMOS LOGIC INPUTS (CLKDIV, T/BA, T/BB) Input High Voltage Input Low Voltage Input Capacitance LVDS DIGITAL OUTPUTS (DA0P/N-DA11P/N, DB0P/N-DB11P/N, ORAP/N, ORBP/N, DCOP/N) Differential Output Voltage Output Offset Voltage OUTPUT TIMING CHARACTERISTICS CLK to Data Propagation Delay CLK to DCO Propagation Delay DCO to Data Propagation Delay LVDS Output Rise Time LVDS Output Fall Time Output Data Pipeline Delay POWER REQUIREMENTS Analog Supply Voltage Range Output Supply Voltage Range Analog Supply Current Output Supply Current Analog Power Dissipation Power-Supply Rejection Ratio AVCC OVCC IAVCC IOVCC PDISS PSRR fIN = 10MHz fIN = 10MHz fIN = 10MHz TA = +25C (Note 5) 1.71 1.71 1.8 1.8 760 120 1.6 5 1.89 1.89 900 160 1.908 V V mA mA W mV/V tPDL tCPDL tRL tFL tLATENCY Figure 5 (Note 3) Figure 5 (Note 3) 2.3 20% to 80%, CL = 5pF 20% to 80%, CL = 5pF Figure 5 1.7 3.7 2.7 350 350 11 3.1 ns ns ns ns ns Clock Cycles |VOD| VOS 225 1.125 490 1.310 mV V VIH VIL 2 0.8 x OVCC 0.2 x OVCC V V pF SYMBOL CONDITIONS fIN = 200MHz, AIN = -1dBFS MIN TYP 90 MAX UNITS dB CHANNEL CROSSTALK AND CHANNEL MATCHING SPECIFICATIONS
tPDL - tCPDL (Note 3)
Note 1: Values at TA = +25C to +85C are guaranteed by production test. Values at TA < +25C are guaranteed by design and characterization. Note 2: Static linearity and offset parameters are computed from a best-fit straight line through the code transition points. The full-scale range (FSR) is defined as 4095 x slope of the line. Note 3: Parameter guaranteed by design and characterization; TA = -40C to +85C. Note 4: ENOB and SINAD are computed from a curve fit. Note 5: PSRR is measured with the analog and output supplies connected to the same potential.
4
_______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
Typical Operating Characteristics
(AVCC = OVCC = 1.8V, fSAMPLE = 210MHz, differential input and differential sine-wave clock signal, 0.1F capacitors on REFA and REFB, internal reference, digital output differential RL = 100, TA = +25C, unless otherwise noted.)
FFT PLOT (16,384 SAMPLES)
MAX1219 toc01
FFT PLOT (16,384 SAMPLES)
MAX1219 toc02
FFT PLOT (16,384 SAMPLES)
fIN = 100Hz fSAMPLE = 210MHz AIN = -0.971dBFS SINAD = 66.323dB SNR = 66.576dB THD = -78.811dBc SFDR = 80.762dBc HD2 = -93.597dBc HD3 = -80.764dBc
MAX1219 toc03
0 -25 AMPLITUDE (dB) fIN = 10.3Hz fSAMPLE = 210MHz AIN = -1dBFS SINAD = 67.026dB SNR = 67.129dB THD = -83.324dBc SFDR = 87.469dBc HD2 = -94.214dBc HD3 = -87.469dBc
0 -25 AMPLITUDE (dB)
-50
-50
AMPLITUDE (dB) 105
-75
-75
fIN = 65Hz fSAMPLE = 210MHz AIN = -1.041dBFS SINAD = 66.596dB SNR = 66.745dB THD = -81.307dBc SFDR = 83.358dBc HD2 = -92.863dBc HD3 = -84.022dBc
0 -25
-50
-75
-100
-100
-100
-125 0 21 42 63 84 ANALOG INPUT FREQUENCY (MHz) 105
-125 0 21 42 63 84 ANALOG INPUT FREQUENCY (MHz)
-125 0 21 42 63 84 ANALOG INPUT FREQUENCY (MHz) 105
FFT PLOT (16,384 SAMPLES)
MAX1219 toc04
FFT PLOT (16,384 SAMPLES)
MAX1219 toc05
SNR/SINAD vs. ANALOG INPUT FREQUENCY (fSAMPLE = 210MHz, AIN = -1dBFS)
SNR
MAX1219 toc06
0 -25 AMPLITUDE (dB)
-50
AMPLITUDE (dB)
-50
SNR/SINAD (dB)
-75
fIN = 200Hz fSAMPLE = 210MHz AIN = -0.949dBFS SINAD = 65.17dB SNR = 65.5dB THD = -76.527dBc SFDR = 79.593dBc HD2 = -86.659dBc HD3 = -79.593dBc
0 -25
-75
fIN = 250Hz fSAMPLE = 210MHz AIN = -1.039dBFS SINAD = 63.842dB SNR = 64.779dB THD = -70.965dBc SFDR = 72.255dBc HD2 = -80.836dBc HD3 = -72.255dBc
70 68 66 64 SINAD 62 60
-100
-100 58
-125 0 21 42 63 84 ANALOG INPUT FREQUENCY (MHz) 105
-125 0 21 42 63 84 ANALOG INPUT FREQUENCY (MHz) 105
56 10 60 110 160 210 260 ANALOG INPUT FREQUENCY (MHz)
HD2/HD3 vs. ANALOG INPUT FREQUENCY (fSAMPLE = 210MHz, AIN = -1dBFS)
-60 -65 -70 -75 -80 -85 -90 -95 -100 -105 -110 -115 -120 10 60
MAX1219 toc07
SFDR/(-THD) vs. ANALOG INPUT FREQUENCY (fSAMPLE = 210MHz, AIN = -1dBFS)
85 80 SFDR/(-THD) (dBc) 75 70 65 60 55 50 45 40 -THD SFDR
MAX1219 toc08
90
HD3
HD2/HD3 (dBc)
HD2
110
160
210
260
10
60
110
160
210
260
ANALOG INPUT FREQUENCY (MHz)
ANALOG INPUT FREQUENCY (MHz)
_______________________________________________________________________________________
5
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
Typical Operating Characteristics (continued)
(AVCC = OVCC = 1.8V, fSAMPLE = 210MHz, differential input and differential sine-wave clock signal, 0.1F capacitors on REFA and REFB, internal reference, digital output differential RL = 100, TA = +25C, unless otherwise noted.)
SNR/SINAD vs. SAMPLE FREQUENCY (fIN = 65MHz, AIN = -1dBFS)
MAX1219 toc09
HD2/HD3 vs. SAMPLE FREQUENCY (fIN = 65MHz, AIN = -1dBFS)
-60 -65 -70 -75 -80 -85 -90 -95 -100 -105 -110 -115 -120 50 75 100
MAX1219 toc10
SFDR/(-THD) vs. SAMPLE FREQUENCY (fIN = 65MHz, AIN = -1dBFS)
95 90 SFDR/(-THD) (dBc) 85 80 75 70 65 -THD SFDR
MAX1219 toc11
70 SNR 68 66 SNR/SINAD (dB) 64 62 60 58 56 50 75 100 125 150 175 200
100
HD3
HD2/HD3 (dBc)
SINAD
HD2
60 55 50
225
125
150
175
200
225
50
75
100
125
150
175
200
225
fSAMPLE (MHz)
fSAMPLE (MHz)
fSAMPLE (MHz)
SNR/SINAD, SFDR vs. TEMPERATURE (fIN = 10MHz, AIN = -1dBFS)
AX1219 toc12
IMD FFT PLOT
MAX1219 toc13
IMD FFT PLOT
fIN1 = 29MHz -25 AMPLITUDE (dBFS) -7dBFS PER TONE -50 2fIN2 - fIN1 IMD = 87dBc fIN2 = 31MHz
MAX1219 toc14
88 84
-1.2 -26.0 AMPLITUDE (dBFS)
fIN1 = 97MHz
fIN2 = 100MHz
0
SNR/SINAD, SFDR (dB, dBc)
80 76 72 SNR 68 64 -40
SFDR
-7dBFS PER TONE -50.7 2fIN1 - fIN2
IMD = 83dBc
-75.5
2fIN2 - fIN1
-75
2fIN1 - fIN2
-100.2 SINAD -15 10 35 60 85 FREQUENCY
-100
-125.0
-125 FREQUENCY
TEMPERATURE (C)
6
_______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
Typical Operating Characteristics (continued)
(AVCC = OVCC = 1.8V, fSAMPLE = 210MHz, differential input and differential sine-wave clock signal, 0.1F capacitors on REFA and REFB, internal reference, digital output differential RL = 100, TA = +25C, unless otherwise noted.)
DIFFERENTIAL NONLINEARITY vs. DIGITAL OUTPUT CODE
MAX1219 toc15
INTEGRAL NONLINEARITY vs. DIGITAL OUTPUT CODE
fIN = 65MHz
MAX1219 toc16
SNR/SINAD vs. ANALOG INPUT AMPLITUDE (fSAMPLE = 210MHz, fIN = 65MHz)
MAX1219 toc17
1.0 0.7 0.4 DNL (LSB)
fIN = 65MHz
1.2
0.8
70 67 64 SNR/SINAD (dB) 61 58 55 52 49 46 43 40 37 34 -30 -25 -20 SNR
0.1 -0.2 -0.5 -0.8 0 512 1024 1536 2048 2560 3072 3584 4095 DIGITAL OUTPUT CODE
INL (LSB)
0.4
0
SINAD
-0.4
-0.8 0 512 1024 1536 2048 2560 3072 3584 4095 DIGITAL OUTPUT CODE
-15
-10
-5
0
ANALOG INPUT AMPLITUDE (dBFS)
HD2/HD3 vs. ANALOG INPUT AMPLITUDE (fSAMPLE = 210MHz, fIN = 65MHz)
MAX1219 toc18
SFDR/(-THD) vs. ANALOG INPUT AMPLITUDE (fSAMPLE = 210MHz, fIN = 65MHz)
MAX1219 toc19
FS VOLTAGE vs. ADJUST RESISTOR
1.32 1.30 1.28 1.26 VFS (V) 1.24 1.22 RESISTOR VALUE APPLIED BETWEEN REFADJA/REFADJB AND REFA/REFB INCREASES VFS
MAX1219 toc20
-50 -55 -60 -65 HD2/HD3 (dBc) -70 -75 -80 -85 -90 -95 -100 -30 -25 -20 -15 -10 -5 0 ANALOG INPUT AMPLITUDE (dBFS) HD2 HD3
90 85 80 SFDR/(-THD) (dBc) 75 70 65 60 55 50 45 40 -30 -25 -20 -15 -10 -5 0 ANALOG INPUT AMPLITUDE (dBFS) -THD SFDR
1.34
1.20 1.18 1.16 1.14 0
RESISTOR VALUE APPLIED BETWEEN REFADJA/REFADJB AND AGND DECREASES VFS
125 250 375 500 625 750 875 1000 FS ADJUST RESISTOR (k)
_______________________________________________________________________________________
7
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
Pin Description
PIN 1 NAME REFA FUNCTION Channel A Reference Input/Output. Channel A 1.23V reference output when REFADJA is driven low. Channel A external reference input when REFADJA is driven high. Connect a 0.1F capacitor from REFA to AGND with both internal and external reference. Channel A Reference Adjust Input. REFADJA allows for full-scale range adjustments by placing a resistor or trim potentiometer between REFADJA and AGND (decreases FS range) or REFADJA and REFA (increases FS range). Connect REFADJA to AVCC to overdrive the internal reference with an external reference. Connect REFADJA to AGND to allow the internal reference to determine the full-scale range of the data converter. See the FSR Adjustments Using the Internal Bandgap Reference section. Analog Converter Ground Analog Supply Voltage. Bypass AVCC to AGND with a 0.1F capacitor for best decoupling results. Use additional board decoupling. See the Grounding, Bypassing, and Layout Considerations section. Positive Analog Input A. Positive analog input to channel A. Negative Analog Input A. Negative analog input to channel A. True Clock Input. Apply an LVDS-compatible input level to CLKP. Complementary Clock Input. Apply an LVDS-compatible input level to CLKN. Negative Analog Input B. Negative analog input to channel B. Positive Analog Input B. Positive analog input to channel B. Channel B Reference Adjust Input. REFADJB allows for full-scale range adjustments by placing a resistor or trim potentiometer between REFADJB and AGND (decreases FS range) or REFADJB and REFA (increases FS range). Connect REFADJB to AVCC to overdrive the internal reference with an external reference. Connect REFADJB to AGND to allow the internal reference to determine the full-scale range of the data converter. See the FSR Adjustments Using the Internal Bandgap Reference section. Channel B Reference Input/Output. Channel B 1.23V reference output when REFADJB is driven low. Channel B external reference input when REFADJB is driven high. Connect a 0.1F capacitor from REFB to AGND with both internal and external reference. Clock-Divider Input. CLKDIV controls the sampling frequency relative to the input clock frequency. CLKDIV has an internal pulldown resistor. CLKDIV = 0: Sampling frequency is one-half the input clock frequency. CLKDIV = 1: Sampling frequency is equal to the input clock frequency. Output Stage Supply Voltage. Bypass OVCC with a 0.1F capacitor to AGND. Use additional board decoupling. See the Grounding, Bypassing, and Layout Considerations section. Channel B True Differential Over-Range Output Channel B Complementary Differential Over-Range Output Channel B True Differential Digital Output Bit 11 (MSB) Channel B Complementary Differential Digital Output Bit 11 (MSB) Channel B True Differential Digital Output Bit 10 Channel B Complementary Differential Digital Output Bit 10 Channel B True Differential Digital Output Bit 9 Channel B Complementary Differential Digital Output Bit 9
2
REFADJA
3, 5, 8, 11, 14, 18, 21, 23, 26, 28, 30, 33, 93, 96, 99, 100 4, 9, 10, 15, 16, 17, 22, 27, 29, 31, 94, 95 6 7 12 13 19 20
AGND
AVCC INAP INAN CLKP CLKN INBN INBP
24
REFADJB
25
REFB
32
CLKDIV
34, 62, 92 35 36 37 38 39 40 41 42
OVCC ORBP ORBN DB11P DB11N DB10P DB10N DB9P DB9N
8
_______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications
Pin Description (continued)
PIN 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61, 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 NAME DB8P DB8N DB7P DB7N DB6P DB6N DB5P DB5N DB4P DB4N DB3P DB3N DB2P DB2N DB1P DB1N DB0P DB0N OGND DCON DCOP DA0N DA0P DA1N DA1P DA2N DA2P DA3N DA3P DA4N DA4P DA5N DA5P DA6N DA6P DA7N DA7P DA8N DA8P DA9N FUNCTION Channel B True Differential Digital Output Bit 8 Channel B Complementary Differential Digital Output Bit 8 Channel B True Differential Digital Output Bit 7 Channel B Complementary Differential Digital Output Bit 7 Channel B True Differential Digital Output Bit 6 Channel B Complementary Differential Digital Output Bit 6 Channel B True Differential Digital Output Bit 5 Channel B Complementary Differential Digital Output Bit 5 Channel B True Differential Digital Output Bit 4 Channel B Complementary Differential Digital Output Bit 4 Channel B True Differential Digital Output Bit 3 Channel B Complementary Differential Digital Output Bit 3 Channel B True Differential Digital Output Bit 2 Channel B Complementary Differential Digital Output Bit 2 Channel B True Differential Digital Output Bit 1 Channel B Complementary Differential Digital Output Bit 1 Channel B True Differential Digital Output Bit 0 (LSB) Channel B Complementary Differential Digital Output Bit 0 (LSB) Output Stage Ground. Ground connection for output circuitry. Complementary LVDS Digital Clock Output. Outputs same frequency as ADC sampling frequency. True LVDS Digital Clock Output. Outputs same frequency as ADC sampling frequency. Channel A Complementary Differential Digital Output Bit 0 (LSB) Channel A True Differential Digital Output Bit 0 (LSB) Channel A Complementary Differential Digital Output Bit 1 Channel A True Differential Digital Output Bit 1 Channel A Complementary Differential Digital Output Bit 2 Channel A True Differential Digital Output Bit 2 Channel A Complementary Differential Digital Output Bit 3 Channel A True Differential Digital Output Bit 3 Channel A Complementary Differential Digital Output Bit 4 Channel A True Differential Digital Output Bit 4 Channel A Complementary Differential Digital Output Bit 5 Channel A True Differential Digital Output Bit 5 Channel A Complementary Differential Digital Output Bit 6 Channel A True Differential Digital Output Bit 6 Channel A Complementary Differential Digital Output Bit 7 Channel A True Differential Digital Output Bit 7 Channel A Complementary Differential Digital Output Bit 8 Channel A True Differential Digital Output Bit 8 Channel A Complementary Differential Digital Output Bit 9
MAX1219
_______________________________________________________________________________________
9
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
Pin Description (continued)
PIN 85 86 87 88 89 90 91 NAME DA9P DA10N DA10P DA11N DA11P ORAN ORAP T/BB FUNCTION Channel A True Differential Digital Output Bit 9 Channel A Complementary Differential Digital Output Bit 10 Channel A True Differential Digital Output Bit 10 Channel A Complementary Differential Digital Output Bit 11 (MSB) Channel A True Differential Digital Output Bit 11 (MSB) Channel B Complementary Differential Over-Range Output Channel B True Differential Over-Range Output Output Format Select Input for Channel B. T/BB controls the digital output format of channel B of the MAX1219. T/BB has an internal pulldown resistor. T/BB = 1: Binary output format. T/BB = 0: Two's-complement output format. Output Format Select Input for Channel A. T/BA controls the digital output format of channel A of the MAX1219. T/BA has an internal pulldown resistor. T/BA = 1: Binary output format. T/BA = 0: Two's-complement output format. Exposed Paddle. The exposed paddle is located on the backside of the device and must be connected to AGND.
97
98
T/BA
--
EP
AVCC
OVCC
INAP T/H INAN 1k 1k
12-BIT PIPELINE ADC CHANNEL A
MAX1219
DCOP DCON CLOCK MANAGEMENT
REFADJA REFA REFB REFADJB
REFERENCE 1k 1k
DIV1/DIV2 LVDS DATA PORT
CKLP CKLN CLKDIV DA0_-DA11_ ORAP/ORAN T/BA/B ORBP/ORBN DB0_-DB11_
INBN T/H INBP
12-BIT PIPELINE ADC CHANNEL B
AGND
OGND
Figure 1. Functional Diagram
10
______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications
Detailed Description
Theory of Operation
The MAX1219 uses a fully differential pipelined architecture that allows for high-speed conversion, optimized accuracy, and linearity while minimizing power consumption. Both positive inputs (INAP, INBP) and negative/complementary analog inputs (INAN, INBN) are centered around a 0.8V common-mode voltage, and each accept a V FS / 4 differential analog input voltage swing, providing a 1.475VP-P typical differential fullscale signal swing. Each set of inputs (INAP, INAN and INBP, INBN) is sampled when the differential sampling clock signal transitions high. When using the clockdivide mode, the analog inputs are sampled at every other high transition of the differential sampling clock. Each pipeline converter stage converts its input voltage to a digital output code. At every stage, except the last, the error between the input voltage and the digital output code is multiplied and passed along to the next pipeline stage. Digital error correction compensates for ADC comparator offsets in each pipeline stage and ensures no missing codes. The result is a 12-bit parallel digital output word in selectable two's-complement or offset binary output formats with LVDS-compatible output levels (Figure 1). bandgap reference for each channel independently by adding an external resistor (e.g., 100k trim potentiometer) between REFADJA/REFADJB and AGND or REFADJA/REFADJB and REFA/REFB to compensate for gain errors or increase the FSR of each channel. See the Applications Information section for a detailed description of this process. To disable the internal reference for each channel, connect the reference adjust input (REFADJA, REFADJB) to AVCC. Apply an external, stable reference to the channel's reference input/output (REFA, REFB) to set the converter's full scale. To enable the internal reference for a channel, connect the appropriate reference adjust input (REFADJA, REFADJB) to AGND.
MAX1219
Clock Inputs (CLKP, CLKN)
Drive the clock inputs of the MAX1219 with an LVDScompatible clock to achieve the best dynamic performance. The clock signal source must be a high-quality, low phase noise to avoid any degradation in the noise performance of the ADC. The clock inputs (CLKP, CLKN) are internally biased to 1.15V to accept a typical 0.5VP-P differential signal swing (Figure 4). See the Differential, AC-Coupled PECL-Compatible Clock Input section for more circuit details on how to drive CLKP and CLKN appropriately. Although not recommended, the clock inputs also accept a single-ended input signal. The MAX1219 also features an internal clock-management circuit (duty-cycle equalizer) to ensure that the clock signal applied to inputs CLKP and CLKN is processed to provide a 50% duty-cycle clock signal that desensitizes the performance of the converter to variations in the duty cycle of the input clock source. The clock duty-cycle equalizer cannot be turned off externally and requires a minimum 40MHz clock frequency to allow the device to meet data sheet specifications. If the MAX1219 is not clocked, the digital outputs begin to change state randomly, resulting in a supply current increase of up to 40mA.
Analog Inputs
The MAX1219 features two sets of fully differential inputs (INAP, INAN and INBP, INBN) for each input channel. Differential inputs feature good rejection of even-order harmonics, which allows for enhanced AC performance as the signals are progressing through the analog stages. The MAX1219 analog inputs are self-biased at a 0.8V common-mode voltage and allow a 1.475VP-P differential input voltage swing (Figure 2). Both sets of inputs are self-biased through 1k resistors, resulting in a typical 2k differential input resistance. Drive the analog inputs of the MAX1219 in AC-coupled configuration to achieve best dynamic performance. See the Transformer-Coupled, Differential Analog Input Drive section.
Clock Outputs (DCON, DCOP)
The MAX1219 features a differential clock output, which can be used to latch the digital output data with an external latch or receiver. Additionally, the clock output can be used to synchronize external devices (e.g., FPGAs) to the ADC. DCOP and DCON are differential outputs with LVDS-compatible voltage levels. There is a 3.7ns (typ) delay between the rising (falling) edge of CLKP (CLKN) and the rising (falling) edge of DCOP (DCON). See Figure 5 for timing details.
On-Chip Reference Circuit
The MAX1219 features an internal 1.24V bandgap reference circuit (Figure 3), which, in combination with two internal reference-scaling amplifiers, determines the FSR of each channel. Bypass REFA and REFB with a 0.1F capacitor to AGND. Adjust the voltage of the
______________________________________________________________________________________
11
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
AVCC
T/H IN_P CP 1k CS
MAX1219
12-BIT PIPELINE ADC 1k IN_N CP CS
FROM CLOCK-MANAGEMENT BLOCK TO COMMON MODE
CS IS THE SAMPLING CAPACITANCE CP IS THE PARASITIC CAPACITANCE ~ 1pF VCM + VFS / 4 IN_P VCM IN_N VCM - VFS / 4 GND +VFS / 2 IN_P - IN_N
GND
1.475V DIFFERENTIAL FSR
-VFS / 2
Figure 2. Simplified Analog Input Architecture and Allowable Input Voltage Range
Divide-by-2 Clock Control
The MAX1219 offers a clock control line (CLKDIV) that supports the reduction of clock jitter in a system. Connect CLKDIV to OGND to enable the ADC's internal divide-by-2 clock divider. Data is now updated at onehalf the ADC's input clock rate. CLKDIV has an internal pulldown resistor and can be left open for applications that require this divide-by-2 mode. Connecting CLKDIV to OVCC disables the divide-by-2 mode.
12
System Timing Requirements
Figure 5 depicts the relationship between the clock input and output, analog input, sampling event, and data output. The MAX1219 samples on the rising (falling) edge of CLKP (CLKN). Output data is valid on the next rising (falling) edge of DCOP (DCON), with an internal latency of 11 clock cycles.
______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
CHANNEL A FULL SCALE = REFTA - REFBA REFTA REFBA REFERENCE BUFFER G REFERENCESCALING AMPLIFIER
REFA 0.1F
MAX1219
REFADJA* CONTROL LINE TO DISABLE REFERENCE BUFFER
1V AVCC CHANNEL B FULL SCALE = REFTB - REFBB REFTB REFBB REFERENCE BUFFER G AVCC / 2 REFERENCESCALING AMPLIFIER
REFB 0.1F
REFADJB* CONTROL LINE TO DISABLE REFERENCE BUFFER
AVCC *REFADJA/B CAN BE SHORTED TO AGND THROUGH A 1k RESISTOR OR POTENTIOMETER. REFT_: TOP OF REFERENCE LADDER REFB_: BOTTOM OF REFERENCE LADDER
AVCC / 2
Figure 3. Simplified Reference Architecture
Digital Outputs (DA0P/N-DA11P/N, DB0P/N-DB11P/N, ORAP/N, ORBP/N, DCOP/N) and Control Inputs T/BA, T/BB
Digital outputs DA0P/N-DA11P/N, DB0P/N-DB11P/N, ORAP/N, ORBP/N, and DCOP/N are LVDS compatible, and data on DA0P/N-DA11P/N and DB0P/N-DB11P/N are presented in either binary or two's-complement format (Table 1). The T/BA, T/BB control lines are LVCMOScompatible inputs that allow a selectable output format for each channel. Pulling T/BA, T/BB low outputs data in
two's complement and pulling it high presents data in offset binary format on each of the channels' 12-bit parallel buses. T/BA, T/BB have an internal pulldown resistor and can be left unconnected in applications using only two's-complement output format. All LVDS outputs provide a typical 0.371V voltage swing around roughly a 1.2V common-mode voltage, and must be terminated at the far end of each transmission line pair (true and complementary) with 100. Apply a 1.71V to 1.89V voltage supply at OVCC to power the LVDS outputs.
13
______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
AVDD
Applications Information
FSR Adjustments Using the Internal Bandgap Reference
2.89k
CLKP 5.35k
5.35k CLKN 5.35k
AGND
Figure 4. Simplified Clock Input Architecture
The MAX1219 offers an additional set of differential output pairs (ORAP/N and ORBP/N) to flag out-of-range conditions for each channel, where out-of-range is above positive or below negative full scale. An out-ofrange condition on each channel is identified with ORAP or ORBP (ORAN or ORBN) transitioning high (low). Note: Although a differential LVDS output architecture reduces single-ended transients to the supply and ground planes, capacitive loading on the digital outputs should still be kept as low as possible. Using LVDS buffers on the digital outputs of the ADC when driving larger loads improves overall performance and reduces system-timing constraints.
The MAX1219 supports a 10% (5%) full-scale adjustment range on each channel. Add an external resistor ranging from 13k to 1M between the reference adjust input of the channel (REFADJA, REFADJB) and AGND to decrease the full-scale range of the channel. Adding a variable resistor, potentiometer, or predetermined resistor value between the reference adjust input of a channel (REFADJA, REFADJB) and its respective reference input/output (REFA, REFB) increases the FSR of the channel. Figure 6a shows the two possible configurations and their impact on the overall full-scale range adjustment of the MAX1219. The FSR for each channel can be set to any value in the allowed range independent of the FSR of the other channel. Do not use resistor values of less than 13k to avoid instability of the internal gain regulation loop for the bandgap reference. See Figure 6b for the resulting FSR for a series of resistor values.
Differential, AC-Coupled, LVPECLCompatible Clock Input
The MAX1219 dynamic performance depends on the use of a very clean clock source. The phase noise floor of the clock source has a negative impact on the SNR performance. Spurious signals on the clock signal source also affect the ADC's dynamic range. The preferred method of clocking the MAX1219 is differentially with LVDS- or LVPECL-compatible input levels. The fast data transition rates of these logic families minimize the clock input circuitry's transition uncertainty improving
SAMPLING EVENT INAN/INBN
SAMPLING EVENT
SAMPLING EVENT
SAMPLING EVENT
SAMPLING EVENT
INAP/INBP tAD CLKN N CLKP tCPDL DCON N - 11 DCOP tPDL DA0P/N-DA11P/N DB0P/N-DB11P/N N - 11 N - 10 tLATENCY N N+1 tCH N+1 N + 11 tCL N + 12
N - 10
N -1
N
N+1
Figure 5. System and Output Timing Diagram 14 ______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications
Table 1. MAX1219 Digital Output Coding
INAP/INBP ANALOG INPUT VOLTAGE LEVEL > VCM + VFS / 4 VCM + VFS / 4 VCM VCM - VFS / 4 < VCM + VFS / 4 INAN/INBN ANALOG INPUT VOLTAGE LEVEL < VCM - VFS / 4 VCM - VFS / 4 VCM VCM + VFS / 4 > VCM - VFS / 4 OUT-OF-RANGE ORAP/ORBP (ORAN/ORBN) 1 (0) 0 (1) 0 (1) 0 (1) 1 (0) BINARY DIGITAL OUTPUT CODE (DA11P/N-DA0P/N; DB11P/N-DB0P/N) 1111 1111 1111 (exceeds +FS, OR set) 1111 1111 1111 (+FS) 1000 0000 0000 or 0111 1111 1111 (FS / 2) 0000 0000 0000 (-FS) 0000 0000 0000 (exceeds -FS, OR set) TWO'S-COMPLEMENT DIGITAL OUTPUT CODE (DA11P/N-DA0P/N; DB11P/N-DB0P/N) 0111 1111 1111 (exceeds +FS, OR set) 0111 1111 1111 (+FS) 0000 0000 0000 or 1111 1111 1111 (FS / 2) 1000 0000 0000 (-FS) 1000 0000 0000 (exceeds -FS, OR set)
MAX1219
the SNR performance. To accomplish this, AC-couple a 50 reverse-terminated clock signal source with low phase noise into a fast differential receiver, such as the MAX9388 (Figure 7). The receiver produces the necessary LVPECL output levels to drive the clock inputs of the data converter.
Single-Ended, AC-Coupled Analog Inputs
Although not recommended, the MAX1219 can be used in single-ended mode (Figure 9). AC-couple the analog signals to the positive input of each channel (INAP, INBP) through a 0.1F capacitor terminated with a 49.9 resistor to AGND. Terminate the negative input of each channel (INAN, INBN) with a 24.9 resistor in series with a 0.1F capacitor to AGND. In single-ended mode the input range is limited to approximately half of the FSR of the device, and dynamic performance usually degrades.
Transformer-Coupled, Differential Analog Input Drive
The MAX1219 provides the best SFDR and THD performance with fully differential input signals. In differential input mode, even-order harmonics are lower since the inputs to each channel (INAP/N and INBP/N) are balanced, and each of the channel's inputs only requires half the signal swing compared to a single-ended configuration. Wideband RF transformers provide an excellent solution to convert a single-ended signal to a fully differential signal. Apply a secondary-side termination to a 1:1 transformer (e.g., Mini-Circuit's ADT1-1WT) by two separate 24.9 resistors. Higher source impedance values can be used at the expense of a degradation in dynamic performance. Use resistors with tight tolerance (0.5%) to minimize effects of imbalance, maximizing the ADC's dynamic range. This configuration optimizes THD and SFDR performance of the ADC by reducing the effects of transformer parasitics. However, the source impedance combined with the shunt capacitance provided by a PC board and the ADC's parasitic capacitance limit the ADC's full-power input bandwidth. To further enhance THD and SFDR performance at high input frequencies (> 100MHz) place a second transformer (Figure 8) in series with the single-ended-to-differential conversion transformer. The second transformer reduces the increase of even-order harmonics at high frequencies.
Grounding, Bypassing, and Board Layout
The MAX1219 requires board layout design techniques suitable for high-speed data converters. This ADC accepts separate analog and output power supplies. The analog and output power-supply inputs accept 1.71V to 1.89V input voltage ranges. Although both AVCC and OVCC can be supplied from one source, use separate sources to reduce performance degradation caused by output switching currents, which can couple into the analog supply network. Isolate analog and output supplies (AVCC and OVCC) where they enter the PC board with separate networks of ferrite beads and capacitors to their corresponding grounds (AGND, OGND). To achieve optimum performance, provide each supply with a separate network of 47F tantalum capacitor and parallel combination of 10F and 1F ceramic capacitors. Additionally, the ADC requires each supply input to be bypassed with a separate 0.1F ceramic capacitor (Figure 10). Locate these capacitors directly at the ADC supply inputs or as close as possible to the MAX1219. Choose surface-mount capacitors, whose preferred location is on the same side as the converter
______________________________________________________________________________________
15
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
ADC FULL SCALE = REFTA/B - REFBA/B REFTA/B REFBA/B REFERENCE BUFFER 1V REFA/B 0.1F 1V 13k TO 1M G REFERENCESCALING AMPLIFIER ADC FULL SCALE = REFTA/B - REFBA/B REFTA/B REFBA/B REFERENCE BUFFER REFA/B 0.1F G REFERENCESCALING AMPLIFIER
MAX1219
REFADJA/B CONTROL LINE TO DISABLE REFERENCE BUFFER
MAX1219
REFADJA/B CONTROL LINE TO DISABLE REFERENCE BUFFER
13k TO 1M
AVCC
AVCC / 2
AVCC
AVCC / 2
Figure 6a. Circuit Suggestions to Adjust the ADC's Full-Scale Range
FS VOLTAGE vs. ADJUST RESISTOR
1.34 1.32 1.30 1.28 1.26 VFS (V) 1.24 1.22 1.20 1.18 1.16 1.14 0 125 250 375 500 625 750 875 1000 FS ADJUST RESISTOR (k) RESISTOR VALUE APPLIED BETWEEN REFADJA/REFADJB AND AGND DECREASES VFS RESISTOR VALUE APPLIED BETWEEN REFADJA/REFADJB AND REFA/REFB INCREASES VFS
Figure 6b. FS Adjustment Range vs. FS Adjustment Resistor
to save space and minimize inductance. If close placement on the same side is not possible, route these bypassing capacitors through vias to the bottom side of the PC board. Multilayer boards with separate ground and power planes produce the highest level of signal integrity. Use a split ground plane arranged to match the physical location of the analog and output grounds on the ADC's package. Join the two ground planes at a single point so the noisy output ground currents do not interfere with the analog ground plane. Dynamic currents traveling long distances before reaching ground cause large and undesirable ground loops. Ground loops can degrade the
16
input noise by coupling back to the analog front-end of the converter, resulting in increased spurious activity, leading to decreased noise performance. All AGND connections could share the same ground plane, if the ground plane is sufficiently isolated from any noisy, output systems ground. To minimize the coupling of the output signals from the analog input, segregate the output bus carefully from the analog input circuitry. To further minimize the effects of noise coupling, position ground return vias throughout the layout to divert output switching currents away from the sensitive analog sections of the ADC. This approach does not require split ground planes, but can be accomplished by placing substantial ground connections between the analog front-end and the digital outputs. The MAX1219 is packaged in a 100-pin TQFP-EP package (package code: C100E-6), providing greater design flexibility, increased thermal dissipation, and optimized AC performance of the ADC. The exposed paddle (EP) must be soldered to AGND. The data converter die is attached to an EP lead frame with the back of this frame exposed to the package bottom surface, facing the PC board side of the package. This allows a solid attachment of the package to the board with standard infrared (IR) flow soldering techniques. Thermal efficiency is one of the factors for selecting a package with an exposed paddle for the MAX1219. The exposed paddle improves thermal efficiency and ensures a solid ground connection between the ADC and the PC board's analog ground layer.
______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
VCLK 0.1F SINGLE-ENDED INPUT TERMINAL 1 0.1F 8 16 50 50 50 510 18 19 0.1F
MAX9388
9 15 510 12 14 10 0.1F INAP/INBP 0.1F 12 CLKN CLKP DA0P/N-DA11P/N, ORAP/N 50 AVCC OVCC
MAX1219
DB0P/N-DB11P/N, ORBP/N INAN/INBN 12
AGND
OGND
Figure 7. Differential, AC-Coupled, PECL-Compatible Clock Input Configuration
AVCC 10 0.1F ADT1-1WT ADT1-1WT 24.9
OVCC
SINGLE-ENDED INPUT TERMINAL
INAP/INBP DA0P/N-DA11P/N, ORAP/N 12
MAX1219
24.9 10 12 INAN/INBN 0.1F 0.1F AGND OGND
DB0P/N-DB11P/N, ORBP/N
Figure 8. Analog Input Configuration with Back-to-Back Transformers and Secondary-Side Termination
Route the digital output traces for a high-speed, highresolution data converter with care. Keep trace lengths at a minimum and place minimal capacitive loading, less than 5pF, on any digital trace to prevent coupling to sensitive analog sections of the ADC. Run the LVDS output traces as differential lines with 100 characteristic impedance from the ADC to the LVDS load device.
Static Parameter Definitions
Integral Nonlinearity (INL)
Integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. However, the static linearity parameters for the MAX1219 are measured using the histogram method with a 65MHz input frequency.
17
______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
AVCC SINGLE-ENDED INPUT TERMINAL 0.1F OVCC
INAP/INBP DA0P/N-DA11P/N, ORAP/N
49.9 0.1F INAN/INBN 24.9 AGND OGND
12
MAX1219
DB0P/N-DB11P/N, ORBP/N 12
Figure 9. Single-Ended AC-Coupled Analog Input Configuration
BYPASSING--ADC LEVEL AVCC OVCC
BYPASSING--BOARD LEVEL AVCC
0.1F
0.1F 1F 10F 47F
ANALOG POWERSUPPLY SOURCE
DA0P/N-DA11P/N, ORAP/N
MAX1219
12 DB0P/N-DB11P/N, ORBP/N 12 NOTE: EACH POWER-SUPPLY PIN (ANALOG OUTPUT) SHOULD BE DECOUPLED WITH AN INDIVIDUAL 0.1F CAPACITOR CLOSE TO THE ADC. 1F
OVCC
10F
47F
OUTPUT-DRIVER POWER-SUPPLY SOURCE
AGND
OGND
Figure 10. Grounding, Bypassing, and Decoupling Recommendations for the MAX1219
Differential Nonlinearity (DNL)
Differential nonlinearity is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification greater than -1 LSB guarantees no missing codes and a monotonic transfer function. The MAX1219's DNL specification is measured with the histogram method based on a 65MHz input tone.
CLKN CLKP
ANALOG INPUT tAD tAJ SAMPLED DATA (T/H)
Dynamic Parameter Definitions
Aperture Jitter
Figure 11 depicts the aperture jitter (tAJ), which is the sample-to-sample variation in the aperture delay.
Aperture Delay
Aperture delay (tAD) is the time defined between the rising edge of the sampling clock and the instant when an actual sample is taken (Figure 11).
18
T/H
TRACK
HOLD
TRACK
Figure 11. Aperture Jitter/Delay Specifications
______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications
Signal-to-Noise Ratio (SNR)
For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution (N bits): SNRdB[max] = 6.02dB x N + 1.76dB In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise. RMS noise includes all spectral components to the Nyquist frequency excluding the fundamental, the first six harmonics (HD2-HD7), and the DC offset. * * 4th-order intermodulation products (IM4): 3fIN1 - fIN2, 3fIN2 - fIN1, 3fIN1 + fIN2, 3fIN2 + fIN1 5th-order intermodulation products (IM5): 3fIN1 - 2fIN2, 3fIN2 - 2fIN1, 3fIN1 + 2fIN2, 3fIN2 + 2fIN1
MAX1219
Full-Power Bandwidth
A large -1dBFS analog input signal is applied to an ADC, and the input frequency is swept up to the point where the amplitude of the digitized conversion result has decreased by 3dB. The -3dB point is defined as the full-power input bandwidth frequency of the ADC.
Offset Error
Ideally, the midscale MAX1219 transition occurs at 0.5 LSB above midscale. The offset error is the amount of deviation between the measured transition point and the ideal transition point.
Signal-to-Noise Plus Distortion (SINAD)
SINAD is computed by taking the ratio of the RMS signal to all spectral components excluding the fundamental and the DC offset. In the case of the MAX1219, SINAD is computed from a curve fit.
Gain Error
Ideally, the positive full-scale MAX1219 transition occurs at 1.5 LSB below positive full scale, and the negative full-scale transition occurs at 0.5 LSB above negative full scale. The gain error is the difference of the measured transition points minus the difference of the ideal transition points.
Spurious-Free Dynamic Range (SFDR)
SFDR is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest noise or harmonic distortion component, excluding DC offset. SFDR is usually measured in dBc with respect to the fundamental (carrier) frequency amplitude or in dBFS with respect to the ADC's fullscale range.
Effective Number of Bits (ENOB)
ENOB specifies the dynamic performance of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. ENOB for a full-scale sinusoidal input waveform is computed from: SINAD - 1.76 ENOB = 6.02
Intermodulation Distortion (IMD)
IMD is the ratio of the RMS sum of the intermodulation products to the RMS sum of the two fundamental input tones. This is expressed as: V2IM1 + V2IM2 + ... + V2IMn IMD = 20 x log V12 + V22
Total Harmonic Distortion (THD)
THD is the ratio of the RMS sum of the first six harmonics of the input signal to the fundamental itself. This is expressed as:
2 (V22 + V32 + V42 + V52 + V62 + V7 THD = 20 x log V1
The fundamental input tone amplitudes (V1 and V2) are at -7dBFS. The intermodulation products are the amplitudes of the output spectrum at the following frequencies: * * 2nd-order intermodulation products (IM2): fIN1 + fIN2, fIN2 - fIN1 3rd-order intermodulation products (IM3): 2fIN1 - fIN2, 2fIN2 - fIN1, 2fIN1 + fIN2, 2fIN2 + fIN1
)
where V1 is the fundamental amplitude, and V2 through V7 are the amplitudes of the 2nd- through 7th-order harmonics (HD2-HD7).
______________________________________________________________________________________
19
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications MAX1219
Pin Configuration
DA11N DA10N DA11P DA10P AGND AGND AGND AGND ORAN ORAP DA9N DA8N DA7N DA6N DA5N 75 DA4P 74 DA4N 73 DA3P 72 DA3N 71 DA2P 70 DA2N 69 DA1P 68 DA1N 67 DA0P 66 DA0N 65 DCOP 64 DCON 63 OGND 62 OVCC 61 OGND 60 DB0N 59 DB0P 58 DB1N 57 DB1P 56 DB2N 55 DB2P 54 DB3N EXPOSED PADDLE 53 DB3P 52 DB4N 51 DB4P 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 DB11N CLKDIV DB10N DB11P DB10P DB9P DB8P DB7P DB6P DB9N DB8N DB7N DB6N DB5P AGND AGND AGND AGND ORBN ORBP DB5N OVCC AVCC AVCC AVCC TOP VIEW DA9P DA8P DA7P DA6P DA5P OVCC AVCC AVCC T/BA T/BB
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 REFA 1 REFADJA 2 AGND 3 AVCC 4 AGND 5 INAP 6 INAN 7 AGND 8 AVCC 9 AVCC 10 AGND 11 CLKP 12 CLKN 13 AGND 14 AVCC 15 AVCC 16 AVCC 17 AGND 18 INBN 19 INBP 20 AGND 21 AVCC 22 AGND 23 REFADJB 24 REFB 25
MAX1219
TQFP
20
______________________________________________________________________________________
1.8V, Dual, 12-Bit, 210Msps ADC for Broadband Applications
Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)
14x14x1.00L TQPF, EXP. PAD.EPS
MAX1219
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 ____________________ 21 (c) 2005 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products, Inc.


▲Up To Search▲   

 
Price & Availability of MAX1217

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X